Show simple item record

dc.contributor.authorReyes, Benjamín
dc.contributor.authorTealdi, Lucas
dc.contributor.authorPaulina, German
dc.contributor.authorLabat, Emanuel
dc.contributor.authorSánchez, Raúl
dc.contributor.authorMandolesi, Pablo
dc.contributor.authorHueda, Mario
dc.date.accessioned2022-02-25T18:06:38Z
dc.date.available2022-02-25T18:06:38Z
dc.date.issued2014
dc.identifier.urihttp://hdl.handle.net/11086/22937
dc.description.abstractA 6-bit 2-GS/s time interleaved (TI) successive approximation register (SAR) analog-to-digital converter (ADC) is designed and fabricated in a 0.13 μm CMOS process. The architecture uses 8 time-interleaved track-and-hold amplifiers (THA), and 16 SARADC’s. Thechipincludes (i) a programmable delay cell array to adjust the interleaved sampling phase, and (ii) a 12 Gbps low voltage differential signaling (LVDS) interface. These blocks make the fabricated ADC an excellent platform to evaluate mixed-signal calibration techniques, which are of great interest for application in high-speed optical systems. Measurements of the fabricated ADC show 33.9 dB of peak signal-to-noise-and-distortion ratio (SNDR) and 192 mW of power consumption at 1.2 Ves
dc.description.urihttp://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=6820267
dc.format.mediumImpreso; Electrónico y/o Digital
dc.language.isoenges
dc.rightsAttribution-NonCommercial-ShareAlike 4.0 International*
dc.rights.urihttps://creativecommons.org/licenses/by-nc-sa/4.0/*
dc.subjectTIes
dc.subjectADCes
dc.subjectSARes
dc.subjectCMOSes
dc.titleA 6-bit 2GS/s CMOS Time-Interleaved ADC for Analysis of Mixed-Signal Calibration Techniqueses
dc.typeconferenceObjectes
dc.description.filFil: Reyes, Benjamín. Universidad Nacional de Córdoba. Facultad de Ciencias Exactas, Físicas y Naturales; Argentina.es
dc.description.filFil: Tealdi, Lucas. Fundación Fulgor; Argentina.es
dc.description.filFil: Paulina, German. Fundación Fulgor; Argentina.es
dc.description.filFil: Labat, Emanuel. Fundación Fulgor; Argentina.es
dc.description.filFil: Sánchez, Raúl. Fundación Fulgor; Argentina.es
dc.description.filFil: Mandolesi, Pablo. Universidad Nacional del Sur. Grupo de Investigación en Sistemas Electrónicos y Electromecatrónicos (GISEE). Laboratorio de Micro y Nano Electrónica (LMNE); Argentina.es
dc.description.filFil: Hueda, Mario. Universidad Nacional de Córdoba. Consejo Nacional de Investigaciones Científicas y Técnicas. Laboratorio de Comunicaciones Digitales; Argentina.es
dc.description.filFil: Reyes, Benjamín. Consejo Nacional de Investigaciones Científicas y Técnicas. Laboratorio de Comunicaciones Digitales; Argentina.es
dc.description.fieldTelecomunicaciones
dc.conference.cityNueva Jersey
dc.conference.countryEstados Unidos
dc.conference.editorialIEEE
dc.conference.event5th IEEE Latin American Symposium on Circuits and Systems
dc.conference.eventcitySantiago de Chile
dc.conference.eventcountryChile
dc.conference.eventdate2014-2
dc.conference.institutionIEEE
dc.conference.journalIEEE
dc.conference.publicationRevista
dc.conference.workArtículo Completo
dc.conference.typeCongreso


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record

Attribution-NonCommercial-ShareAlike 4.0 International
Except where otherwise noted, this item's license is described as Attribution-NonCommercial-ShareAlike 4.0 International